5757 !defined (__QNX__) && (defined (__arm__) || defined (__aarch64__))
5858#include < asm/hwcap.h> /* Get HWCAP bits from asm/hwcap.h */
5959#include < sys/auxv.h>
60- #elif (defined(__OpenBSD__) || defined(__FreeBSD__) || defined( __APPLE__)) && defined(__aarch64__)
60+ #elif (defined(__APPLE__)) && defined(__aarch64__)
6161#include < sys/sysctl.h>
6262#include < sys/types.h>
63- #endif /* defined(__APPLE__) && defined(__aarch64__)) */
64- #endif /* !defined(BARE_METAL) && !defined(__APPLE__) && !defined(__OpenBSD__) && !defined(__FreeBSD__) && !defined(__QNX__) && (defined(__arm__) || defined(__aarch64__)) */
63+ #elif (defined(__OpenBSD__) || defined(__FreeBSD__)) && defined(__aarch64__)
64+ #include < sys/auxv.h>
65+ #include < sys/sysctl.h>
66+ #include < sys/types.h>
67+ #include < unistd.h>
68+ #endif /* #elif (defined(OpenBSD) || defined(FreeBSD)) && defined(aarch64) */
69+ #endif /* #elif (defined(__APPLE__)) && defined(__aarch64__) */
6570
6671#define ARM_COMPUTE_CPU_FEATURE_HWCAP_CPUID (1 << 11 )
6772#define ARM_COMPUTE_GET_FEATURE_REG (var, freg ) __asm __volatile (" MRS %0, " #freg : " =r" (var))
@@ -395,7 +400,8 @@ CpuInfo CpuInfo::build()
395400
396401 CpuInfo info (isa, cpus_model);
397402 return info;
398- #elif defined(__OpenBSD__) || defined(__FreeBSD__)
403+ #elif defined(__arm__) && (defined(__OpenBSD__) || defined(__FreeBSD__)) /* if !defined(_WIN64) && !defined(BARE_METAL) && !defined(__APPLE__) && !defined(__OpenBSD__) &&
404+ !defined(__FreeBSD__) && !defined(__QNX__) && (defined(__arm__) || defined(__aarch64__)) */
399405 int mib[2 ] = {0 , 0 };
400406 int ncpu = {1 };
401407 size_t len = sizeof (ncpu);
@@ -413,7 +419,7 @@ CpuInfo CpuInfo::build()
413419 return info;
414420#elif (BARE_METAL) && \
415421 defined ( \
416- __aarch64__) /* !defined(BARE_METAL) && ! defined(__APPLE__ ) && ! defined(__OpenBSD__) && !defined(__QNX__) && (defined(__arm__) || defined(__aarch64__ )) */
422+ __aarch64__) /* #elif defined(__arm__ ) && ( defined(__OpenBSD__) || defined(__FreeBSD__ )) */
417423
418424 // Assume single CPU in bare metal mode. Just read the ID register and feature bits directly.
419425 uint64_t isar0 = 0 , isar1 = 0 , pfr0 = 0 , pfr1 = 0 , svefr0 = 0 , smefr0 = 0 , midr = 0 ;
@@ -435,8 +441,32 @@ CpuInfo CpuInfo::build()
435441 std::vector<CpuModel> cpus_model (1 , midr_to_model (midr));
436442 CpuInfo info (isa, cpus_model);
437443 return info;
438- #elif defined(__aarch64__) && (defined(__OpenBSD__) || defined(__FreeBSD__) || \
439- defined (__APPLE__)) /* #elif(BARE_METAL) && defined(__aarch64__) */
444+
445+ #elif defined(__aarch64__) && (defined(__OpenBSD__) || defined(__FreeBSD__))
446+ int ncpus = sysconf (_SC_NPROCESSORS_ONLN);
447+
448+ unsigned long hwcap = 0 , hwcap2 = 0 ;
449+ elf_aux_info (AT_HWCAP, &hwcap, sizeof (hwcap));
450+ elf_aux_info (AT_HWCAP2, &hwcap2, sizeof (hwcap2));
451+
452+ CpuIsaInfo isainfo;
453+ std::vector<CpuModel> cpus_model (ncpus);
454+
455+ isainfo.neon = (hwcap & HWCAP_ASIMD) != 0 ;
456+ isainfo.fp16 = (hwcap & HWCAP_FPHP) != 0 ;
457+ isainfo.dot = (hwcap & HWCAP_ASIMDDP) != 0 ;
458+ isainfo.bf16 = (hwcap2 & HWCAP2_BF16) != 0 ;
459+ isainfo.i8mm = (hwcap2 & HWCAP2_I8MM) != 0 ;
460+ isainfo.sme = (hwcap2 & HWCAP2_SME) != 0 ;
461+ isainfo.sme2 = (hwcap2 & HWCAP2_SME2) != 0 ;
462+ isainfo.sme_f32f32 = (hwcap2 & HWCAP2_SME_F32F32) != 0 ;
463+ isainfo.sme_i8i32 = (hwcap2 & HWCAP2_SME_I8I32) != 0 ;
464+ isainfo.sme_f16f32 = (hwcap2 & HWCAP2_SME_F16F32) != 0 ;
465+ isainfo.sme_b16f32 = (hwcap2 & HWCAP2_SME_B16F32) != 0 ;
466+ CpuInfo info (isainfo, cpus_model);
467+ return info;
468+
469+ #elif defined(__aarch64__) && defined(__APPLE__) /* #elif defined(__aarch64__) && (defined(__OpenBSD__) || defined(__FreeBSD__)) */
440470 int ncpus = get_hw_capability (" hw.perflevel0.logicalcpu" );
441471 CpuIsaInfo isainfo;
442472 std::vector<CpuModel> cpus_model (ncpus);
@@ -453,7 +483,7 @@ CpuInfo CpuInfo::build()
453483 isainfo.sme2 = get_hw_capability (" hw.optional.arm.FEAT_SME2" );
454484 CpuInfo info (isainfo, cpus_model);
455485 return info;
456- #elif defined(__aarch64__) && defined(_WIN64) /* #elif defined(__aarch64__) && defined(__APPLE__) */
486+ #elif defined(__aarch64__) && defined(_WIN64) /* #elif defined(__aarch64__) && defined(__APPLE__) */
457487 CpuIsaInfo isainfo;
458488
459489 isainfo.neon = IsProcessorFeaturePresent (PF_ARM_NEON_INSTRUCTIONS_AVAILABLE);
@@ -485,7 +515,7 @@ CpuInfo CpuInfo::build()
485515 std::vector<CpuModel> cpus_model (ncpus);
486516 CpuInfo info (isainfo, cpus_model);
487517 return info;
488- #else /* #elif defined(__aarch64__) && defined(_WIN64) */
518+ #else /* #elif defined(__aarch64__) && defined(_WIN64) */
489519 CpuInfo info (CpuIsaInfo (), {CpuModel::GENERIC});
490520 return info;
491521#endif /* !defined(BARE_METAL) && !defined(__APPLE__) && !defined(__OpenBSD__) && (defined(__arm__) || defined(__aarch64__)) */
0 commit comments